## 32-bit carry-look-ahead adder

A carry-look ahead adder (CLA) or fast adder is a type of electronics adder used in digital logic. A carry-look ahead adder improves speed by reducing the amount of time required to determine carry bits. The carry generated by the full adder in the least significant bit stage must propagate through all the intermediate adders till it reaches the most significant bit adder .The sum and carry out of any stage depends on the carry output of the previous stage. The carry out of previous stage depends on the carry out of that and so on .So if we ensure that the sum and carry out of any stage is not dependent on the results of any previous stages then the ripple effect is eliminated and the speed of addition increases. The carry-look ahead adder calculates one or more carry bits before the sum, which reduces the wait time to calculate the result of the larger-value bits of the adder.

Step-1: Implementation of 4 bit carry-look ahead adder

```
module cla4btadder(a,b, cin, sum,cout);
input [3:0] a,b;
input cin;
output [3:0] sum;
output cout;
wire [3:0] p,g,c;
assign p=a^b;
assign g=a&b;
assign c[0]=cin;
assign c[1]= g[0]|(p[0]&c[0]);
assign c[2]= g[1] | (p[1]&g[0]) | p[1]&p[0]&c[0];
assign c[3]= g[2] | (p[2]&g[1]) | p[2]&p[1]&g[0] | p[2]&p[1]&p[0]&c[0];
assign cout= g[3] | (p[3]&g[2]) | p[3]&p[2]&g[1] | p[3]&p[2]&p[1]&g[0] | p[3]&p[2]&p[1]&p[0]&c[0];
assign sum=p^c;
endmodule
```



## Step-2: Implementation of 16 bit carry-look ahead adder

Instantiation of four 4bit carry-look ahead adder to design 16 bit carry-look ahead adder.

```
module cla16btadder(a,b, cin, sum,cout);
input [15:0] a,b;
input cin;
output [15:0] sum;
output cout;
wire c1,c2,c3;
cla4btadder cla1 (.a(a[3:0]), .b(b[3:0]), .cin(cin), .sum(sum[3:0]), .cout(c1));
cla4btadder cla2 (.a(a[7:4]), .b(b[7:4]), .cin(c1), .sum(sum[7:4]), .cout(c2));
cla4btadder cla3(.a(a[11:8]), .b(b[11:8]), .cin(c2), .sum(sum[11:8]), .cout(c3));
cla4btadder cla4(.a(a[15:12]), .b(b[15:12]), .cin(c3), .sum(sum[15:12]), .cout(cout));
endmodule
```



Step-3: Implementation of 32 bit carry-look ahead adder

Instantiation of two 16bit carry-look ahead adder to design 32 bit carry-look ahead adder.

```
module cla32btadder(a,b, cin, sum,cout); input [31:0] a,b; input cin; output [31:0] sum; output cout; wire C1; cla16btadder cla1 (.a(a[15:0]), .b(b[15:0]), .cin(cin), .sum(sum[15:0]), .cout(C1)); cla16btadder cla2 (.a(a[31:16]), .b(b[31:16]), .cin(C1), .sum(sum[31:16]), .cout(cout)); endmodule
```



Step-4: Implementation of 32 bit pipelined carry-look ahead adder

Pipelined carry-look ahead adder is nothing but inputs and outputs from the adder are get stored in registers. Depending on clock edge or reset pin output will be observed.

```
module pipelined_cla32btadder(input clk,
input rst,
input [31:0]a,
input [31:0]b,
input cin,
output reg[31:0]sum,
output reg cout
 );
 reg [31:0] a_r,b_r;
 reg c_in;
 wire [31:0] s_r;
 wire c_r;
 cla32btadder uut(.a(a_r), .b(b_r), .cin(c_in), .sum(s_r), .cout(c_r));
 always @ (posedge clk or posedge rst) begin
 if(rst)
 begin
 end
 else
 begin
 a_r<=a;
 b r<=b;
 c in<=cin;
 sum<=s_r;
 cout<=c_r;
 end
 end
endmodule
```



# **Timing Summary:**

There are total 10 setup timing paths and 10 hold timing paths. For the designed shown above the clock is kept constant that is 10ns.(clock =10ns)

- (rising edge-triggered cell FDCE clocked by clk {rise@0.000ns fall@5.000ns period=10.000ns})
- (rising edge-triggered cell FDRE clocked by clk {rise@0.000ns fall@5.000ns period=10.000ns})



#### 1. Path-1:

Source(Launch FF): b\_r\_reg[0]/C
Destination (Capture FF): sum\_reg[30]/D

Source clock path: clock clk rise edge + net + buffer + FDCE (Prop\_fdce\_C) = 5.228ns Data path : FDCE (Prop\_fdce\_C\_Q) + net + buffer + LUT + SU = 6.786ns.

Arrival time : 5.228 + 6.786 = 12.014ns.

Required time:  $\operatorname{clock} \operatorname{clk} \operatorname{rise} \operatorname{edge} + \operatorname{net} + \operatorname{buff} + \operatorname{cp} + \operatorname{cu} = 15.069 \operatorname{ns}.$ 

**Slack** = Required time - Arrival time

= 15.069 - 12.014

= 3.055ns

#### 2. Path-2:

Source(Launch FF): b\_r\_reg[0]/C
Destination (Capture FF): sum\_reg[29]/D

Source clock path: clock clk rise edge + net + buffer + FDCE (Prop\_fdce\_C) = 5.228ns Data path : FDCE (Prop\_fdce\_C\_Q) + net + buffer + LUT + SU = 6.699ns.

Arrival time : 5.228 + 6.786 = 11.926ns.

Required time:  $\operatorname{clock} \operatorname{clk} \operatorname{rise} \operatorname{edge} + \operatorname{net} + \operatorname{buff} + \operatorname{cp} + \operatorname{cu} = 15.064 \operatorname{ns}.$ 

**Slack** = Required time - Arrival time

= 15.064 - 11.926

= 3.138ns

### 3. Path-3:

Source(Launch FF): b\_r\_reg[0]/C
Destination (Capture FF): sum\_reg[25]/D

Source clock path: clock clk rise edge + net + buffer + FDCE (Prop\_fdce\_C) = 5.228ns Data path : FDCE (Prop\_fdce\_C\_Q) + net + buffer + LUT + SU = 6.031ns.

Arrival time : 5.228 + 6.031 = 11.259ns.

Required time :  $\operatorname{clock} \operatorname{clk} \operatorname{rise} \operatorname{edge} + \operatorname{net} + \operatorname{buff} + \operatorname{cp} + \operatorname{cu} = 14.901 \operatorname{ns}.$ 

Slack = Required time - Arrival time

= 14.901 - 11.259

= 3.642ns

#### 4. **Path-4**:

Source(Launch FF): b\_r\_reg[0]/C
Destination (Capture FF): sum\_reg[28]/D

Source clock path: clock clk rise edge + net + buffer + FDCE (Prop\_fdce\_C) = 5.228ns Data path : FDCE (Prop\_fdce\_C\_Q) + net + buffer + LUT + SU = 6.149ns.

Arrival time : 5.228 + 6.149 = 11.377ns.

Required time :  $\operatorname{clock} \operatorname{clk} \operatorname{rise} \operatorname{edge} + \operatorname{net} + \operatorname{buff} + \operatorname{cp} + \operatorname{cu} = 15.212 \operatorname{ns}.$ 

**Slack** = Required time - Arrival time

= 15.212 - 11.377

= 3.835ns

#### 5. **Path-5**:

Source(Launch FF): b\_r\_reg[0]/C
Destination (Capture FF): sum\_reg[31]/D

Source clock path: clock clk rise edge + net + buffer + FDCE (Prop\_fdce\_C) = 5.228ns Data path : FDCE (Prop\_fdce\_C\_Q) + net + buffer + LUT + SU = 6.077ns.

Arrival time : 5.228 + 6.077 = 11.304ns.

Required time :  $\operatorname{clock} \operatorname{clk} \operatorname{rise} \operatorname{edge} + \operatorname{net} + \operatorname{buff} + \operatorname{cp} + \operatorname{cu} = 15.162 \operatorname{ns}.$ 

**Slack** = Required time - Arrival time

= 15.162 - 11.304

= 3.858ns

#### 6. **Path-6**:

Source(Launch FF): b\_r\_reg[0]/C
Destination (Capture FF): cout\_reg/D

Source clock path: clock clk rise edge + net + buffer + FDCE (Prop\_fdce\_C) = 5.228ns Data path : FDCE (Prop\_fdce\_C\_Q) + net + buffer + LUT + SU = 6.073ns.

Arrival time : 5.228 + 6.073 = 11.300ns.

Required time :  $\operatorname{clock} \operatorname{clk} \operatorname{rise} \operatorname{edge} + \operatorname{net} + \operatorname{buff} + \operatorname{cp} + \operatorname{cu} = 15.160 \operatorname{ns}.$ 

**Slack** = Required time - Arrival time

= 15.160 - 11.300

= 3.860ns

## 7. **Path-7**:

Source(Launch FF): b\_r\_reg[0]/C
Destination (Capture FF): sum\_reg[21]/D

Source clock path: clock clk rise edge + net + buffer + FDCE (Prop\_fdce\_C) = 5.228ns Data path : FDCE (Prop\_fdce\_C\_Q) + net + buffer + LUT + SU = 6.004ns.

Arrival time : 5.228 + 6.004 = 11.232ns.

Required time :  $\operatorname{clock} \operatorname{clk} \operatorname{rise} \operatorname{edge} + \operatorname{net} + \operatorname{buff} + \operatorname{cp} + \operatorname{cu} = 15.210 \operatorname{ns}.$ 

**Slack** = Required time - Arrival time

= 15.210 - 11.232

= **3.978ns** 

# 8. **Path-8**:

Source(Launch FF): b\_r\_reg[0]/C
Destination (Capture FF): sum\_reg[26]/D

Source clock path: clock clk rise edge + net + buffer + FDCE (Prop\_fdce\_C) = 5.228ns Data path : FDCE (Prop\_fdce\_C\_Q) + net + buffer + LUT + SU = 5.857ns.

Arrival time : 5.228 + 5.857 = 11.084ns.

Required time :  $\operatorname{clock} \operatorname{clk} \operatorname{rise} \operatorname{edge} + \operatorname{net} + \operatorname{buff} + \operatorname{cp} + \operatorname{cu} = 15.086 \operatorname{ns}.$ 

**Slack** = Required time - Arrival time

= 15.086 - 11.084

= 4.002ns

## 9. **Path-9**:

Source(Launch FF): b\_r\_reg[0]/C
Destination (Capture FF): sum\_reg[22]/D

Arrival time : 5.228 + 5.996 = 11.224ns.

Required time :  $\operatorname{clock} \operatorname{clk} \operatorname{rise} \operatorname{edge} + \operatorname{net} + \operatorname{buff} + \operatorname{cp} + \operatorname{cu} = 15.251 \operatorname{ns}.$ 

**Slack** = Required time - Arrival time

= 15.251 - 11.224

= 4.027ns

## 10. **Path-10**:

Source(Launch FF): b\_r\_reg[0]/C
Destination (Capture FF): sum\_reg[24]/D

Source clock path: clock clk rise edge + net + buffer + FDCE (Prop\_fdce\_C) = 5.228ns Data path : FDCE (Prop\_fdce\_C\_Q) + net + buffer + LUT + SU = 5.887ns.

Arrival time : 5.228 + 5.887 = 11.115ns.

Required time :  $\operatorname{clock} \operatorname{clk} \operatorname{rise} \operatorname{edge} + \operatorname{net} + \operatorname{buff} + \operatorname{cp} + \operatorname{cu} = 15.162 \operatorname{ns}.$ 

**Slack** = Required time - Arrival time

= 15.162 - 11.115

= 4.048ns



# Waveform:



# **CONCLUSION**

Carry look ahead adder employed the great importance to reducing carry propagation delay of the adder. Though compared with other different logic design approaches CLA logic calculates carry propagating to the next stage as soon as inputs are applied. So the speed of addition process is faster.